

# PHoEnix Association presents VERILOG WORKSHOP



#### **SUMMARY**

- 1. **UNIT OF STUDY**: Verilog
- 2. **OBJECTIVE**: Teach the basic concepts of Verilog HDL to prepare students for 2nd year courses and enable them to make a project based on it.
- 3. INSTRUCTOR: Vishwas Baya, Sathvik Swaminathan, Dhruv Makwana
- 4. **TIME**: 5 live interactive sessions

#### WHAT IS VERILOG?

Verilog is a hardware description language (HDL) used to model electronic systems. Applied to electronic design, Verilog is intended to be used for verification through simulation, for timing analysis, for test analysis (testability analysis and fault grading) and for logic synthesis.

#### WHAT CAN YOU DO WITH VERILOG?

It is a language used for describing a digital system like a network switch or a microprocessor or a memory or a flip-flop. It means, by using a HDL we can describe any digital hardware at any level. Designs, which are described in HDL are independent of technology, very easy for designing and debugging, and are normally more useful than schematics, particularly for large circuits.



## **COURSE PLAN**

| Topic<br>No. | Topics to be covered                                  | Learning Objectives                                                                                                                                                        | Day     |
|--------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1            | Overview of digital design                            | <ul> <li>Combinational         Circuits         Doubts and discussion on DD     </li> </ul>                                                                                | DAY 1   |
| 2            | Introduction to<br>Verilog and<br>Abstraction         | <ul> <li>Introduction to verilog and the software used.</li> <li>Introduction to different levels of modeling and abstraction</li> <li>Data Types and Operators</li> </ul> | DAY 2   |
| 3            | Testbench and<br>Structure Modelling                  | <ul><li>Testbench.</li><li>2 to 1 Multiplexer.</li><li>2 to 4 Decoder.</li><li>3-Bit Adder.</li></ul>                                                                      |         |
| 4            | Behavioural<br>Modeling<br>(sequential<br>statements) | <ul> <li>Sequential Statements (if-else, case).</li> <li>Multiplexers.</li> <li>Decoders.</li> <li>Comparator using sequential statements.</li> </ul>                      | DAY 3-5 |
| 5            | Project                                               | Application of Verilog into a project (optional)                                                                                                                           |         |

## **MATERIAL AND RESOURCES**

Resources corresponding to the topics covered in each class would be provided as the course goes on for better understanding and further reading.



# **ASSESSMENT**

Final project needs to be completed to be eligible for the certificate.